https://bayt.page.link/8ArHM2aMPThpG28S7
Create a job alert for similar positions

Job Description

Analog Devices, Inc. (NASDAQ: ADI) is a global semiconductor leader that bridges the physical and digital worlds to enable breakthroughs at the Intelligent Edge. ADI combines analog, digital, and software technologies into solutions that help drive advancements in digitized factories, mobility, and digital healthcare, combat climate change, and reliably connect humans and the world. With revenue of more than $12 billion in FY23 and approximately 26,000 people globally working alongside 125,000 global customers, ADI ensures today’s innovators stay Ahead of What’s Possible. Learn more at www.analog.com and on LinkedInand Twitter (X)


 Job Responsibilities: 


  • Design key digital blocks such as accelerators/ datapath IP in Verilog/ System Verilog with built-in configurability to allow Power/ Performance/ Area tradeoffs 
  • Develop strong understanding of heterogenous processor cores & subsystems (A55/ M55/ M4/ U55/ RISC-V/ DSP core, and associated infrastructure such as caches, interconnect fabric, GIC, DMA, MMU, Coresight Debug & Trace, TZC, SMPU, SPU) and their integration requirements 
  • Package Digital IP for seamless integration into design flow at different stages – RTL/ constraints/ CDC waivers, timing wavers, DFT DRCs and waivers, software programming sequence etc 
  • Consolidate & curate digital IP for SPI/ I2C/ UART/ JTAG and other slow serial interfaces & peripherals 
  • Evaluate 3rd party IPs on Power/ Performance/ Area (PPA) and other key qualitative aspects such as design quality, Design For Testability, robustness of Design Verification (DV) practice, ease of integration and make recommendations 
  • Build expertise on complex interfaces, peripherals & protocols such as DDR, Ethernet, eMMC/ SD, MIPI, Display Port, HDMI, PCIe, high speed D2D 
  • Develop and maintain catalog of digital IPs to enable ease of information sharing to customers across different BUs 
  • Develop User Guides for RTL Integration, Synthesis, DFT, PnR, Programming Sequence, characterization etc 
  • Establish evaluation flows for home-grown & 3rd party IPs for consistent benchmarking of evaluation 

 Position Requirements


  • Minimum B.E. / B.Tech degree in Electrical/Electronics/Computer science 
  • 2 - 4 years of digital logic design and hands-on RTL coding experience using Verilog and SystemVerilog 
  • Strong understanding of control path and data-path digital design concepts with an eye for realizing correct by construction solutions 
  • Experience with specifying Design Verification (DV) requirements such as test plans, coverage metrics, and evaluate DV quality so as to realize robust design quality 
  • Knowledge of Lint, CDC, formal equivalence, DFT concepts, power analysis  
  • Experience with developing timing constraints and ability to carry out logic synthesis and Static timing analysis 
  • Good interpersonal, teamwork and communication skills to logically & effectively drive discussions with teams spread geographically 
  • Understanding of standard on-chip interfaces such as APB/AHB/AXI/ Stream protocols is a strong plus 
  • Knowledge of Processor/SoC architecture and/or DSP fundamentals is a strong plus 
  • Experience with end-to-end ASIC/ SoC product development & productization is very desirable 

For positions requiring access to technical data, Analog Devices, Inc. may have to obtain export  licensing approval from the U.S. Department of Commerce - Bureau of Industry and Security and/or the U.S. Department of State - Directorate of Defense Trade Controls.  As such, applicants for this position – except US Citizens, US Permanent Residents, and protected individuals as defined by 8 U.S.C. 1324b(a)(3) – may have to go through an export licensing review process.


Analog Devices is an equal opportunity employer. We foster a culture where everyone has an opportunity to succeed regardless of their race, color, religion, age, ancestry, national origin, social or ethnic origin, sex, sexual orientation, gender, gender identity, gender expression, marital status, pregnancy, parental status, disability, medical condition, genetic information, military or veteran status, union membership, and political affiliation, or any other legally protected group.


Job Req Type: ExperiencedRequired Travel: NoShift Type: 1st Shift/Days
You have reached your limit of 15 Job Alerts. To create a new Job Alert, delete one of your existing Job Alerts first.
Similar jobs alert created successfully. You can manage alerts in settings.
Similar jobs alert disabled successfully. You can manage alerts in settings.